

## **General description**

The MX6505T is a low-noise, low EMI push-pull transformer driver, specifically designed for small form factor, isolated power supplies. It drives low-profile, center-tapped transformers from a 3.3V to 5V DC power supply. Ultra-low noise and EMI are achieved by slew rate control of the output switch voltage and through Spread Spectrum Clocking (SSC). The MX6505T consists of an oscillator followed by a gate drive circuit that provides the complementary output signals to drive ground referenced N-channel power switches. The device includes two 1A Power-MOSFET switches to ensure start-up under heavy loads. The switching clock can also be provided externally for accurate placement of switcher harmonics, or when operating with multiple transformer drivers. The internal protection features include a 1.7A current limiting, under-voltage lockout, thermal shutdown, and breakbefore-make circuitry. MX6505T includes a soft start feature that prevents high inrush current during power up with large load capacitors. MX6505T has 420kHz internal oscillators for applications that require higher efficiency and smaller transformer size. The MX6505T is available in a small SOT23-6 package.

#### **Features**

- ♦ Wide operating input voltage range V<sub>IN</sub>: 3.3V to 5V
- ♦ Push-pull driver for transformers
- ♦ High output drive: 1A at 5V supply
- ♦ Ultra-low EMI
- ♦ Spread spectrum clocking
- ♦ Precision internal oscillator 420kHz
- ◆ Synchronization of multiple devices with external clock input
- ♦ Slew-rate control
- ♦ Low shutdown current: <1μA
- ♦ Thermal shutdown
- ♦ Small 6-Pin SOT23 package
- ♦Soft-start to reduce In-rush current

## **Applications**

◆ Isolated power supply for CAN, RS-485, RS-422, RS-232, SPI, I2C, low-power LAN

- ♦ Low-noise isolated USB supplies
- ♦ Process control
- ♦ Telecom supplies
- ♦ Radio supplies
- ♦ Distributed supplies
- ♦ Medical instruments
- ♦ Precision instruments
- ♦ Low-noise filament supplies

### **General information**

### **Ordering information**

| Part Number | Description |
|-------------|-------------|
| MX6505      | SOT23-6     |
| MPQ         | 3000pcs     |

### Package dissipation rating

| Package    | RθJA (°C/W) |
|------------|-------------|
| SOT-23 (6) | 108.1       |

#### Absolute maximum ratings

| Parameter                                   | Value            |
|---------------------------------------------|------------------|
| VCC                                         | -0.5 to 7V       |
| EN, CLK                                     | -0.5 to VCC+0.5V |
| D1, D2                                      | -0.3 to 36V      |
| I <sub>(D1) PK</sub> , I <sub>(D2) PK</sub> | 2.4A             |
| Junction temperature, T <sub>J</sub>        | 150℃             |
| Storage temperature range, T <sub>stg</sub> | -65 to 150℃      |
| Leading temperature (soldering, 10secs)     | 260℃             |
| ESD Susceptibility HBM                      | ±2000V           |

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

#### **Recommended operating condition**

| Symbol                   | Range        |
|--------------------------|--------------|
| VCC                      | 2.25 to 5.5V |
| $I_{D1}, I_{D2}$         | 1A(max)      |
| Operating temperature    | -40 to 125℃  |
| Moisture sensitive level | MSL3         |

#### **Marking Information**





# **Typical application**



# **Terminal assignments**



Pin information

| PIN NO. | PIN name | Description                                                                                                                                                                                                          |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | D1       | Open drain output of the first power MOSFETs. Typically connected to the outer terminals of the center tap transformer. Because large currents flow through these pins, their external traces should be kept short.  |
| 2       | VCC      | This is the device supply pin. It should be bypassed with a $4.7\mu F$ or greater, low ESR capacitor. When VCC $\leq 2.25V$ , an internal undervoltage lockout circuit trips and turns both outputs off.             |
| 3       | D2       | Open drain output of the second power MOSFETs. Typically connected to the outer terminals of the center tap transformer. Because large currents flow through these pins, their external traces should be kept short. |
| 4       | GND      | GND is connected to the source of the power MOSFET switches via an internal sense circuit. Because large currents flow through it, the GND terminals must be connected to a low-inductance quality ground plane.     |
| 5       | EN       | The EN pin turns the device on or off. Grounding or leaving this pin floating disables all internal circuitry. If unused this pin should be tied directly to VCC.                                                    |
| 6       | CLK      | This pin is used to run the device with external clock. Internally it is pulled down to GND. If valid clock is not detected on this pin, the device shifts automatically to internal clock.                          |



# **Function Block diagram**





### **Electrical characteristics**

Over full range of recommended operating conditions, unless otherwise noted. All typical values are at  $T_A=25^{\circ}C$ ,  $V_{CC}=5~V$ .

| PARAMETER               |                                                                                          | TEST CONDITIONS                                                                         | MIN  | TYP  | MAX  | UNIT            |  |
|-------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|-----------------|--|
| VOLTAGE S               | UPPLY                                                                                    |                                                                                         |      |      |      |                 |  |
|                         | Supply Current (VCC =3.3V)                                                               |                                                                                         |      | 540  |      | uA              |  |
| I <sub>(vcc)</sub>      | Supply Current (VCC =5V)                                                                 |                                                                                         |      | 1.2  |      | mA              |  |
| I <sub>IH</sub>         | Leakage Current on EN and CLK pin                                                        | EN/CLK=V <sub>CC</sub>                                                                  |      | 10   | 20   | μΑ              |  |
| $I_{DIS}$               | VCC current for EN=0                                                                     |                                                                                         |      | 0.1  |      | μΑ              |  |
| I <sub>LKG</sub>        | Leakage Current on D1,D2 for EN=0                                                        | Voltage of D1, D2=V <sub>CC</sub>                                                       |      | 0.1  |      | μΑ              |  |
| V <sub>CC+(UVLO)</sub>  | Positive-going UVLO threshold                                                            |                                                                                         |      | 2.07 | 2.25 | V               |  |
| V <sub>CC-(UVLO)</sub>  | Negative-going UVLO threshold                                                            |                                                                                         | 1.7  | 1.85 |      | V               |  |
| V <sub>HYS(UVLO1)</sub> | UVLO threshold hysteresis                                                                |                                                                                         |      | 0.3  |      | V               |  |
| V <sub>IN(ON)</sub>     | EN, CLK pin logic high threshold                                                         |                                                                                         |      | 0.4  | 0.7  | Vcc             |  |
| V <sub>IN(OFF)</sub>    | EN, CLK pin logic low threshold                                                          |                                                                                         | 0.3  |      |      | V <sub>CC</sub> |  |
| V <sub>IN(HYS)</sub>    | EN, CLK pin threshold hysteresis                                                         |                                                                                         |      | 0.2  |      | Vcc             |  |
| CLK                     |                                                                                          |                                                                                         |      |      |      |                 |  |
| $F_{SW}$                | D1, D2 average switching Frequency                                                       | $R_L$ =50 $\Omega$ to $V_{CC}$                                                          | 300  | 420  | 500  | kHZ             |  |
| F(EXT)                  | External clock frequency on CLK pin                                                      |                                                                                         | 100  |      | 3000 | kHZ             |  |
| OUTPUT ST               | AGE                                                                                      |                                                                                         |      |      |      |                 |  |
| DMM                     | Average ON time mismatch between D1 and D2                                               | $R_L=50\Omega$                                                                          |      | 0%   |      |                 |  |
|                         | Output switch on resistance                                                              | V <sub>CC</sub> =4.5V, ID1, ID2=1A                                                      |      | 0.16 | 0.25 | Ω               |  |
| $R_{\rm (ON)}$          |                                                                                          | Vcc=2.8V, ID1, ID2=1A                                                                   |      | 0.19 | 0.31 | Ω               |  |
|                         |                                                                                          | Vcc=2.8V, ID1, ID2=1A                                                                   |      | 0.21 | 0.45 | Ω               |  |
| V <sub>(SLEW)</sub>     | Voltage slew rates on D1 and D2                                                          | $R_L$ =50 $\Omega$ to $V_{CC}$                                                          |      | 152  |      | V/µs            |  |
| I(SLEW)                 | Current slew rates at D1 and D2                                                          | $R_L$ =5 $\Omega$ through transformer                                                   |      | 41   |      | A/μs            |  |
| T                       | Current clamp limit (2.8V < VCC < 5.5V)                                                  |                                                                                         | 1.42 | 1.75 | 2.15 | A               |  |
| $I_{LIM}$               | Current clamp limit (2.25V < VCC < 2.8V)                                                 |                                                                                         | 0.65 |      | 1.85 | A               |  |
| THERMAL S               | SHUT DOWN                                                                                |                                                                                         |      |      |      |                 |  |
| T <sub>SD+</sub>        | TSD turn on temperature                                                                  |                                                                                         | 154  | 168  | 181  | °C              |  |
| T <sub>SD</sub> -       | TSD turn off temperature                                                                 |                                                                                         | 135  | 150  | 166  | °C              |  |
| T <sub>SD</sub> -       | TSD hysteresis                                                                           |                                                                                         | 13   | 17   |      | °C              |  |
| TIMING RE               | QUIREMENTS                                                                               |                                                                                         |      |      |      |                 |  |
| t <sub>CLKTIMER</sub>   | Duration after which device switches to internal clock in case of invalid external clock |                                                                                         | 10   |      | 25   | μs              |  |
| t <sub>BBM</sub>        | Break-before-make time                                                                   | Measured as voltage with $R_L$ =50 $\Omega$ to $V_{CC}$                                 |      | 90   |      | ns              |  |
| t <sub>SS</sub>         | Soft-start time                                                                          | 10% to 90% transition time on V <sub>OUT</sub> With transformer C <sub>LOAD</sub> =40μF | 1    | 4.25 | 8    | ms              |  |



### Push-Pull Driver For Transformers

| tsSdelay | Soft-start time delay | From power up to 90% transition time on $V_{OUT}$ With transformer $C_{LOAD}\!\!=\!\!40\mu F$ $R_L\!\!=\!\!5\Omega$ | 3.5 | 8.5 | 18 | ms |  |
|----------|-----------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|----|----|--|
|----------|-----------------------|---------------------------------------------------------------------------------------------------------------------|-----|-----|----|----|--|

## **Characteristic plots**







## **Parameter Measurement Information**





### **Operation description**

The MX6505 is a transformer driver designed for low-cost, small form-factor, isolated DC/DC converters utilizing the push-pull topology. The device includes an oscillator that feeds a gate-drive circuit. The gate-drive, comprising a frequency divider and a break-before-make (BBM) logic, provides two complementary output signals which alternately turn the two output transistors on and off.

The output frequency of the oscillator is divided down by two. A subsequent break-before-make logic inserts a dead-time between the high-pulses of the two signals. Before either one of the gates can assume logic high, the BBM logic ensures a short period during which both signals are low, and both transistors are high impedance. This short period is required to avoid shorting out both ends of the primary. The resulting output signals, present the gate-drive signals for the output transistors.

#### **Push-pull converter**

Push-pull converters require transformers with center-taps to transfer power from the primary to the secondary as the following figures.



When  $Q_{\rm I}$  conducts,  $V_{\rm IN}$  drives a current through the lower half of the primary to ground, thus creating a negative voltage potential at the lower primary end with regards to the  $V_{\rm IN}$  potential at the center-tap.

At the same time the voltage across the upper half of the primary is such that the upper primary end is positive with regards to the center-tap to maintain the previously established current flow through  $Q_2$ , which now has turned high-impedance. The two voltage sources, each of which equaling  $V_{\rm IN}$ , appear in series and cause a voltage potential at the open end of the primary of  $2\times V_{\rm IN}$  with regards to ground.

Per dot convention the same voltage polarities that occur at the primary also occur at the secondary. The positive potential of the upper secondary end therefore forward biases diode  $CR_1$ . The secondary current starting from the upper secondary end flows through  $CR_1$ , charges capacitor C, and returns through

the load impedance R<sub>L</sub> back to the center-tap.

When  $Q_2$  conducts,  $Q_1$  goes high-impedance and the voltage polarities at the primary and secondary reverse. Now the lower end of the primary presents the open end with a  $2\times V_{IN}$  potential against ground. In this case  $CR_2$  is forward biased while  $CR_1$  is reverse biased and current flows from the lower secondary end through  $CR_2$ , charging the capacitor and returning through the load to the center-tap.

#### **Core magnetization**

The following figure shows the ideal magnetizing curve for a push-pull converter with B as the magnetic flux density and H as the magnetic field strength. When  $Q_1$  conducts the magnetic flux is pushed from A to A', and when  $Q_2$  conducts the flux is pulled back from A' to A. The difference in flux and thus in flux density is proportional to the product of the primary voltage,  $V_P$ , and the time,  $t_{ON}$ , it is applied to the primary:B  $\approx$   $V_P \times t_{ON}$ 



This volt-seconds (V-t) product is important as it determines the core magnetization during each switching cycle. If the V-t products of both phases are not identical, an imbalance in flux density swing results with an offset from the origin of the B-H curve. If balance is not restored, the offset increases with each following cycle and the transformer slowly creeps toward the saturation region.

### **Device Functional Modes**

The functional modes of the device are divided into start-up, operating, and off-mode.

#### Start-Up Mode

When the supply voltage at  $V_{\rm CC}$  ramps up to 2.25V, the internal oscillator starts operating. The output stage begins switching but the amplitude of the drain signals at D1 and D2 has not reached its full maximum yet.

#### Soft-Start

MX6505T supports soft-start feature. Upon power up or when EN pin transitions from Low to High, the gate drive of the output power-MOSFET is gradually increased over a period



from 0V to  $V_{\rm CC}$ . Soft-start prevents high inrush current from  $V_{\rm CC}$  while charging large secondary side decoupling capacitors and prevents overshoot in secondary voltage during power-up.

#### **Operating Mode**

When the device supply has reached its nominal value  $\pm 10\%$  the oscillator is fully operating. However, variations over supply voltage and operating temperature can vary the switching frequencies at D1 and D2.

#### **Shutdown Mode**

The device has a dedicated enable pin to put the device in very low power mode to save power when not in use. Enable pin has an internal pull-down resistor which keeps device disabled when not driven. When disabled or when  $V_{\rm CC}$  is < 1.7V, both drain outputs, D1 and D2, are tri-stated.

#### **Spread Spectrum Clocking**

Radiated emissions is an important concern in high current switching power supplies. MX6505T addresses this by modulating its internal clock in such a way that the emitting energy is spread over multiple frequency bins. This Spread Spectrum clocking feature greatly improves the emissions performance of the entire power supply block and hence relieves the system designer from one major concern in isolated power supply design.

#### **External Clock Mode**

The MX6505T has a CLK pin which can be used to synchronize the device with system clock and in turn with other MX6505T devices so that the system can control the exact switching frequency of the device. The Rising edge of the CLK is used to divide a clock by two and used to drive the gates. The Application Information part gives the same sequence diagram. The device also has external clock fail safe feature which automatically switches the device to the internal clock if a valid input clock is not present for long (tclktimer). The in-built emissions reduction scheme of Spread Spectrum clocking is disabled when external clock is present.

## **Application and Implementation**

#### **Application Information**

The MX6505T is a transformer driver designed for low-cost, small form-factor, isolated DC/DC converters using the push-pull topology. The device includes an oscillator that feeds a gate-drive circuit. The gate-drive, comprising a frequency

divider and a break-before-make (BBM) logic, provides two complementary output signals which alternately turn the two output transistors on and off.





The output frequency of the oscillator is divided down by an asynchronous divider that provides two complementary output signals, S and  $\overline{S}$ , with a 50% duty cycle. A subsequent breakbefore-make logic inserts a dead-time between the high-pulses of the two signals. The resulting output signals,  $G_1$  and  $G_2$ , present the gate-drive signals for the output transistors  $Q_1$  and  $Q_2$ . Refer to the following figure, before either one of the gates can assume logic high, there must be a short time period during which both signals are low, and both transistors are high impedance. This short period, known as break-before-make time, is required to avoid shorting out both ends of the primary.



## **Typical Application**



**Design Requirements** 



For this design example, the parameters listed in the following table are used as design parameters.

| DESIGN PARAMETER     | EXAMPLE VALUE |
|----------------------|---------------|
| Input voltage range  | 3.3V±3%       |
| Output voltage       | 5V            |
| Maximum load current | 100mA         |

#### **Detailed Design Procedure**

The following recommendations on components selection focus on the design of an efficient push-pull converter with high current drive capability. Contrary to popular belief, the output voltage of the unregulated converter output drops significantly over a wide range in load current. Taking the table of the characteristic curve as an example, shows that the difference between Vout at minimum load and Vout at maximum load exceeds a transceiver's supply range. Therefore, to provide a stable, load independent supply while maintaining maximum possible efficiency the implementation of a low dropout regulator (LDO) is strongly advised.

The measured  $V_{\text{OUT}}$  and efficiency characteristics for the regulated and unregulated outputs are shown in the characteristic curve.

#### **Drive Capability**

The transformer driver is designed for low-power push-pull converters with input and output voltages in the range of 2.25 V to 5.5 V. While converter designs with higher output voltages are possible, care must be taken that higher turns ratios don't lead to primary currents that exceed the specified current limits of the device.

#### **LDO Selection**

The minimum requirements for a suitable low dropout regulator are:

- Its current drive capability should slightly exceed the specified load current of the application to prevent the LDO from dropping out of regulation. Therefore, for a load current of 600mA, choose a 600mA to 750mA LDO. While regulators with higher drive capabilities are acceptable, they also usually possess higher dropout voltages that will reduce overall converter efficiency.
- The internal dropout voltage,  $V_{DO}$ , at the specified load current should be as low as possible to maintain efficiency. For a low-cost 750mA LDO, a  $V_{DO}$  of 600mV at 750mA is common. Be aware; however, that this lower value is usually specified at room temperature and can increase by a factor of 2 over temperature, which in turn will raise the required minimum input voltage.

• The required minimum input voltage preventing the regulator from dropping out of line regulation is given with:

$$V_{I-min} = V_{DO-max} + V_{O-max}$$

This means to determine  $V_I$  for worst-case condition, the user must take the maximum values for  $V_{DO}$  and  $V_O$  specified in the LDO data sheet for rated output current (that is, 600mA) and add them together. Also specify that the output voltage of the push-pull rectifier at the specified load current is equal or higher than  $V_{I\text{-min}}$ . If it is not, the LDO will lose line-regulation and any variations at the input passes straight through to the output. Hence, below  $V_{I\text{-min}}$  the output voltage follows the input, and the regulator behaves like a simple conductor.

• The maximum regulator input voltage must be higher than the rectifier output under no-load. Under this condition there is no secondary current reflected to the primary, thus making the voltage drop across R<sub>DS-on</sub> negligible and allowing the entire converter input voltage to drop across the primary. At this point, the secondary reaches its maximum voltage of

$$V_{S-max} = V_{IN-max} \times n$$

with  $V_{\text{IN-max}}$  as the maximum converter input voltage and n as the transformer turns ratio. Thus, to prevent the LDO from damage the maximum regulator input voltage must be higher than  $V_{\text{S-max}}$ .

#### **Diode Selection**

A rectifier diode should always possess low-forward voltage to provide as much voltage to the converter output as possible. When used in high frequency switching applications, such as the MX6505T however, the diode must also possess a short recovery time. Schottky diodes meet both requirements and are therefore strongly recommended in push-pull converter designs. A good choice for low-volt applications and ambient temperatures of up to 85°C is the low-cost Schottky rectifier MBR0520L with a typical forward voltage of 275 mV at 100-mA forward current. For higher output voltages such as ±10V and above use the MBR0530 which provides a higher DC blocking voltage of 30V.

Lab measurements have shown that at temperatures higher than 100°C the leakage currents of the above Schottky diodes increase significantly. This can cause thermal runaway leading to the collapse of the rectifier output voltage. Therefore, for ambient temperatures higher than 85°C use low-leakage Schottky diodes.



### **Capacitor Selection**

It is recommended that the capacitor in the converter circuit in the transformer part is a multi-layer ceramic chip (MLCC) capacitor.

As with all high-speed CMOS ICs, the device requires a bypass capacitor in the range of 10nF to 100nF.

The input bulk capacitor at the center-tap of the primary supports large currents into the primary during the fast-switching transients. For minimum ripple make this capacitor  $1\mu F$  to  $10\mu F$ . In a 2-layer PCB design with a dedicated ground plane, place this capacitor close to the primary center-tap to minimize trace inductance. In a 4-layer board design with low-inductance reference planes for ground and  $V_{IN}$ , the capacitor can be placed at the supply entrance of the board. To ensure low-inductance paths use two vias in parallel for each connection to a reference plane or to the primary center-tap.

The bulk capacitor at the rectifier output smooths the output voltage. Make this capacitor  $1\mu F$  to  $10\mu F$ .

The small capacitor at the regulator input is not necessarily required. However, good analog design practice suggests, using a small value of 47nF to 100nF improves the regulator's transient response and noise rejection.

The LDO output capacitor buffers the regulated output for the subsequent isolator and transceiver circuitry. The choice of output capacitor depends on the LDO stability requirements specified in the data sheet. However, in most cases, a low-ESR ceramic capacitor in the range of  $4.7\mu F$  to  $10\mu F$  will satisfy these requirements.

#### **Transformer Selection**

#### V-t Product Calculation

To prevent a transformer from saturation its V-t product must be greater than the maximum V-t product applied by the device. The maximum voltage delivered by the device is the nominal converter input plus 10%. The maximum time this voltage is applied to the primary is half the period of the lowest frequency at the specified input voltage. Therefore, the transformer's minimum V-t product is determined through:

$$Vt_{min} \ge V_{IN-max} \times \frac{T_{max}}{2} = \frac{V_{IN-max}}{2 \times f_{min}}$$

Taking an example of  $f_{min}$  as 363 kHZ for MX6505T with a 5V supply, the minimum value of V-t product is given by the above formula:

$$Vt_{min} \geq \frac{5.5V}{2\times363 kHZ} = 7.6V \mu s \qquad \text{for MX6505B applications}$$

Common V-t values for low-power center-tapped transformers range from  $22V\mu s$  to  $150V\mu s$  with typical footprints of 10 mm  $\times$  12 mm. However, transformers specifically designed for PCMCIA applications provide as little as  $11V\mu s$  and come with a significantly reduced footprint of 6 mm  $\times$  6 mm only. While Vt-wise all these transformers can be driven by the device, other important factors such as isolation voltage, transformer wattage, and turns ratio must be considered before making the final decision.

#### **Turns Ratio Estimate**

Assume the rectifier diodes and linear regulator has been selected. Also, it has been determined that the transformer chosen must have a V-t product of at least 11Vµs. However, before searching the manufacturer web sites for a suitable transformer, the user still needs to know its minimum turns ratio that allows the push-pull converter to operate flawlessly over the specified current and temperature range. This minimum transformation ratio is expressed through the ratio of minimum secondary to minimum primary voltage multiplied by a correction factor that takes the transformer's typical efficiency of 97% into account:

$$V_{P-min} = V_{IN-min} - V_{DS-max}$$

 $V_{S\text{-min}}$  must be large enough to allow for a maximum voltage drop,  $V_{F\text{-max}}$ , across the rectifier diode and still provide sufficient input voltage for the regulator to remain in regulation. From the LDO selection section, this minimum input voltage is known and by adding  $V_{F\text{-max}}$  gives the minimum secondary voltage with:

$$V_{S-min} = V_{F-max} + V_{DO-max} + V_{O-max}$$



Then calculating the available minimum primary voltage,  $V_{P-min}$ , involves subtracting the maximum possible drain-source voltage of the device,  $V_{DS-max}$ , from the minimum converter input voltage  $V_{IN-min}$ :

$$V_{P-min} = V_{IN-min} - V_{DS-max}$$

 $V_{DS-max}$  however, is the product of the maximum  $R_{DS(on)}$  and



I<sub>D</sub> values for a given supply specified in the data sheet:

$$V_{DS-max} = R_{DS-max} \times I_{Dmax}$$

Then the equation of  $V_{DS-MAX}$  is inserted into the equation of  $V_{P-min}$ , and the following equation is obtained.

$$V_{P-min} = V_{IN-min} - R_{DS-max} \times I_{Dmax}$$

and inserting the above equation and the equation about  $V_{S\text{-min}}$  in the upper most equation about  $V_{P\text{-min}}$  provides the minimum turns ration with:

$$n_{min} = 1.031 \times \frac{V_{F-max} + V_{DO-max} + V_{o-max}}{V_{IN-min} - R_{DS-max} \times I_{D-max}}$$

#### **Example:**

For a 3.3  $V_{IN}$  to 5  $V_{OUT}$  converter using the rectifier diode MBR0520L and the 5V LDO, the data sheet values taken for a load current of 600 mA and a maximum temperature of 85°C are  $V_{F\text{-max}}$ =0.2V,

$$V_{DO-max}$$
=0.5V, and  $V_{O-max}$ =5.1V.

Then assuming that the converter input voltage is taken from a 3.3V controller supply with a maximum  $\pm 2\%$  accuracy makes VIN-min=3.234V. Finally, the maximum values for drain-source resistance and drain current at 3.3V are taken from the data sheet with  $R_{DS-max}=0.31\Omega$  and  $I_{D-max}=1A$ .

Inserting the values above into the formula of  $n_{min}$  yields a minimum turns ratio of:

$$n_{\min} = 1.031 \times \frac{0.2V + 0.5V + 5.1V}{3.234V - 0.310 \times 14} = 2.05$$

Most commercially available transformers for 3-to-5V push-pull converters offer turns ratios between 2.0 and 2.3 with a common tolerance of  $\pm 3\%$ .

#### **Recommended Transformers**

Depending on the application, use the minimum or standard configuration in the figure below.



#### **Application Curves**

See the Characteristic plots for application curves with transformers optimized for the device, providing high efficiency and small form factor at low-cost.

#### **System Examples**

#### **Higher Output Voltage Designs**

The device can drive push-pull converters that provide high output voltages of up to 30V, or bipolar outputs of up to  $\pm 15V$ . Using commercially available center-tapped transformers, with their rather low turns ratios of 0.8 to 5, requires different rectifier topologies to achieve high output voltages. Some of these topologies and their respective open-circuit output voltages are shown in the figure below.



#### **Application Circuits**

The following application circuits are shown for a 3.3V input supply commonly taken from the local, regulated microcontroller supply.

## **Power Supply Recommendations**

The device is designed to operate from an input voltage supply range between 2.5V and 5V nominal. This input supply must be regulated within  $\pm 10\%$ . If the input supply is located more than a few inches from the device, a  $0.1\mu F$  by-pass capacitor should be connected as close as possible to the device  $V_{CC}$  pin and a  $10\mu F$  capacitor should be connected close to the transformer center-tap pin.

## **Layout Guidelines**

- The  $V_{IN}$  pin must be buffered to ground with a low-ESR ceramic bypass-capacitor. The recommended capacitor value can range from  $1\mu F$  to  $10\mu F$ . The capacitor must have a voltage rating of 10V minimum and a X5R or X7R dielectric.
- The optimum placement is closest to the  $V_{\rm IN}$  and GND pins at the board entrance to minimize the loop area formed by the bypass-capacitor connection, the  $V_{\rm IN}$  terminal, and the GND pin.



- The connections between the device D1 and D2 pins and the transformer primary endings, and the connection of the device  $V_{\rm CC}$  pin and the transformer center-tap must be as close as possible for minimum trace inductance.
- The connection of the device  $V_{CC}$  pin and the transformer center-tap must be buffered to ground with a low-ESR ceramic bypass-capacitor. The recommended capacitor value can range from  $1\mu F$  to  $10\mu F$ . The capacitor must have a voltage rating of 16V minimum and a X5R or X7R dielectric.
- The device GND pins must be tied to the PCB ground plane using two vias for minimum inductance.
- The ground connections of the capacitors and the ground plane should use two vias for minimum inductance.
- The rectifier diodes should be Schottky diodes with low forward voltage in the 10mA to 100mA current range to maximize efficiency.
- The Vout pin must be buffered to ISO-Ground with a low-ESR ceramic bypass-capacitor. The recommended capacitor value can range from  $1\mu F$  to  $10\mu F$ . The capacitor must have a voltage rating of 16V minimum and a X5R or X7R dielectric.



# **Package information**



| ᄻᄆ | 单位 (毫米) |      |      |          |       |        |
|----|---------|------|------|----------|-------|--------|
| 编号 | 最小值     | 典型值  | 最大值  | 最小值      | 典型值   | 最大值    |
| Н  |         |      | 1.45 |          |       | 0.057  |
| H1 | 0.04    |      | 0.15 | 0.0016   |       | 0.0059 |
| H2 | 1.00    | 1.10 | 1.20 | 0.039    | 0.043 | 0.047  |
| H3 | 0.55    | 0.65 | 0.75 | 0.022    | 0.026 | 0.029  |
| D  | 2.72    | 2.92 | 3.12 | 0.107    | 0.115 | 0.123  |
| E  | 2.60    | 2.80 | 3.00 | 0.102    | 0.110 | 0.118  |
| E1 | 1.40    | 1.60 | 1.80 | 0.055    | 0.063 | 0.071  |
| е  | 0.95BSC |      |      | 0.037BSC |       |        |
| e1 | 1.90BSC |      |      | 0.074BSC |       |        |
| L  | 0.30    |      | 0.60 | 0.012    |       | 0.024  |
| θ  | 0       |      | 8°   | 0        |       | 8°     |

SOT23-6 for MX6505T



### **Restrictions on Product Use**

- ♦ MAXIN micro is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing MAXIN products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such MAXIN products could cause loss of human life, bodily injury or damage to property.
- ◆ In developing your designs, please ensure that MAXIN products are used within specified operating ranges as set forth in the most recent MAXIN products specifications.
- ◆ The information contained herein is subject to change without notice.